# High-V<sub>TH</sub> E-mode GaN HEMTs with Robust Gate-Bias-Dependent V<sub>TH</sub> Stability Enabled by Mg-Doped p-GaN Engineering

Yulei Jin, Feng Zhou, Member, IEEE, Weizong Xu, Zhengpeng Wang, Tianyang Zhou, Dong Zhou, Fangfang Re, Yuanyang Xia, Leke Wu, Yiheng Li, Tinggang Zhu, Dunjun Chen, Rong Zhang, Jiandong Ye, Youdou Zheng and Hai Lu, Senior Member, IEEE

Abstract—Highly stable threshold voltage (Итн) characteristics are an essential reliability requirement for p-GaN/AIGaN/GaN high-electron-mobility transistors (HEMTs) to withstand various gate bias stresses for power applications. In this work, we demonstrate high- $V_{TH}$  (3.0 V) p-GaN HEMTs with robust V<sub>TH</sub> stability by p-GaN gate engineering via Mg doping and activation. The  $V_{TH}$ degradation rates of the resulting device under both pulsed-I/V and bias temperature instability (BTI) stress conditions are less than 10% at high temperatures up to 150 °C, which is much lower than that of conventional Schottky-type p-GaN HEMTs (20%~30%). Such notable VTH characteristics are due to the impact ionization-dependent hole compensation under certain gate stress, which effectively alleviates the electron trapping effect and reduces positive VTH shift. The impact ionization occurring in fully depleted p-GaN layer has been confirmed by both temperature-dependent positive gate breakdown characteristics and numerical simulations. Furthermore, shallow- and deep-level hole traps are identified in the gate stack of high-VTH devices by performing deep-level transient spectroscopy (DLTS) technique. Consequently, the trapping effect associated with hole traps may also alleviate the undesired electron-trapping-induced  $V_{TH}$  shift. These results provide critical understandings on the  $V_{TH}$ stability of the high-VTH p-GaN HEMTs and important design guidance for commercial device development.

Index Terms—p-GaN HEMT, V<sub>TH</sub> stability, impact ionization, hole trap, gate bias stress.

#### I. INTRODUCTION

 $G_{p-GaN/AlGaN/GaN}$  high-electron-mobility transistors (p-

This work was supported in part by the National Key Research and Development Program of China under Grant 2022YFB3604300; in part by the Jiangsu Provincial Key Research and Development Programme under Grant BE2020004-3; and in part the National Natural Science Foundation of China under Grant 62304102, 62374084, 61921005, 62004099, U2141241, and U21A20496. (Corresponding authors: Feng Zhou; Hai Lu), (e-mail: fengzhou@nju.edu.cn; hailu@nju.edu.cn).

Yulei Jin, Feng Zhou, Weizong Xu, Tianyang Zhou, Fangfang Ren, Dong Zhou, Dunjun Chen, Rong Zhang, Youdou Zheng, and Hai Lu are with School of Electronic Science and Engineering, Nanjing University, Nanjing 210093, China.

Yuanyang Xia, Leke Wu, Yiheng Li and Tinggang Zhu are with CorEnergy Semiconductor Company Ltd., Suzhou 215600, China.



Fig. 1. (a) Schematic cross-sectional of the HV<sub>T</sub>-HEMT. (b) Simulated  $V_{\text{TH}}$  against  $n_{\text{hole}}$  and  $T_{\text{p-GaN}}$ . Conduction band energy profiles along gate stack with different (c)  $n_{\text{hole}}$  and (d)  $T_{\text{p-GaN}}$ . (e)  $N_{\text{S}}$  versus  $V_{\text{TH}}$ .

GaN HEMTs), have gained huge popularity in recent years due to their superior material and structure properties [1]-[7]. For p-GaN HEMTs, the rational design of gate p-GaN layer grown on AlGaN layer is critical to realize normally-off operation with positive threshold voltage  $(V_{\text{TH}})$  characteristics. In general, the construction of p-GaN layers involves Mg doping and activation [4], [8], as well as the associated temperature growth/annealing and concentration considerations [9], which are complex p-GaN gate engineering for balancing process compatibility and device performance. Most importantly, due to the Mg out-diffusion from p-GaN into underlying layer and the nature of the "floating p-GaN layer" sandwiched between gate and channel [10], the  $V_{\rm TH}$  of normal p-GaN HEMTs is usually limited to 1.2~1.5 V, otherwise the ON-state characteristics (e.g., ON-resistance) will be deteriorated. Under high-frequency and high-power conditions, gate ringing could easily exceed this low  $V_{\rm TH}$  and lead to false turn-on, compromising device ruggedness and reliability. Furthermore, the gate bias-induced carrier impact ionization (I. I.) and the trap distribution involved in the gate stack strongly depend on the p-GaN gate engineering, which have not been systematically studied. Therefore, while the maturity of p-GaN gate engineering technique signifies the



Fig. 2. (a) Mg-depth profiles with different doping concentrations. Effect of (b) p-GaN growth temperature and (c) activation temperature on  $n_{\text{hole}}$ . (d) Comparison of  $R_{\text{sh}}$  and  $V_{\text{TH}}$  of the *p*-GaN HEMTs.

practical manufacturability of GaN-based normally-off power devices, the performance trade-offs (e.g.,  $V_{\text{TH}}$  versus  $R_{\text{on}}$ ) have not yet been fully realized, and the underlying mechanism for sustaining  $V_{\text{TH}}$  stability has not been explored.

In particular, the  $V_{\text{TH}}$  instability induced by the "floating *p*-GaN layer" would severely deteriorate gate stability and reliability. The  $V_{\text{TH}}$  shift value of the *p*-GaN HEMTs generally reaches 0.3 ~ 0.5 V under certain gate stresses [8]-[11], and considering a normal  $V_{\text{TH}}$  of 1.2~1.5 V, the resulting  $V_{\text{TH}}$  degradation rate ( $|\Delta V_{\text{TH}}|/V_{\text{TH},0}$ ) is as high as 20% ~ 30%. Such degradation of  $V_{\text{TH}}$  characteristics is a formidable challenge for the further development of *p*-GaN gate HEMT technology.

In this work, based on the *p*-GaN gate engineering technique, we have systematically investigated the effect of hole concentration and *p*-GaN thickness on the device's  $V_{\text{TH}}$  characteristics. With Mg doping and *p*-GaN activation optimized by simulations and process experiments, the resulting high- $V_{\text{TH}}$  device exhibits a good trade-off between  $V_{\text{TH}}$  and  $R_{\text{on}}$ . Moreover, the  $V_{\text{TH}}$  degradation rates of such device under pulsed-I/V and bias temperature instability (BTI) stress are only 0.4% and 8%, respectively. The I. I.-induced hole compensation mechanism is identified as the dominant for sustaining  $V_{\text{TH}}$  stability. Furthermore, the trap properties in the gate stack are investigated by performing DLTS tests.

#### II. GATE STACK SIMULATION AND STATIC CHARACTERISTICS

# A. V<sub>TH</sub> Simulations and p-GaN Optimization

Fig. 1(a) shows the schematic of the high- $V_{\text{TH}}$  *p*-GaN HEMT (HV<sub>T</sub>-HEMT) structure grown by metal-organic chemical vapor deposition on a 6-inch silicon substrate. The effect of the *p*-GaN design parameters [i.e., hole concentration ( $n_{\text{hole}}$ ) and thickness ( $T_{\text{p-GaN}}$ )] on the  $V_{\text{TH}}$  are first investigated using numerical simulations. The main parameters used for simulation calibration are depicted in Table I. The incomplete ionization model with a activation energy of 0.2 eV is adopted to calibrate the ionized doping concentration [12], while taking into account other numerical models such as *GaNsat.n*, *selb*, *lat.temp*, *consrh*, *auger*, *albrct.p*, *ten.piezo*, *and calc.strain*. To further refine the models, the simulated transfer and output curves as well as two-dimensional electron gas density ( $n_s$ ) are extracted for comparison and calibration with experimental results. Fig. 1(b) shows the simulated  $V_{\text{TH}}$ 



Fig. 3. (a) Transfer curves of the HVT-, C1- and C2-HEMTs in log scale- and linear-scale. (b) Temperature-dependent gate breakdown curves. (c) Output and (d) OFF-state breakdown characteristics.

against  $n_{\text{hole}}$  and  $T_{\text{p-GaN}}$ . With  $n_{\text{hole}}$  increasing from  $3 \times 10^{17}$  to 7  $\times 10^{17}$  cm<sup>-3</sup> or T<sub>p-GaN</sub> changing from the 80 to 120 nm, the device exhibits an improved  $V_{\text{TH}}$  from 1.5~1.7 V to 4.1~5.2 V. This increased  $V_{\rm TH}$  can be understood from the conduction energy band diagram of the p-GaN gate stack [Fig. 1(c) and (d)]. Under unbiased equilibrium condition of the p-GaN gate with a  $n_{\rm hole}$  of 5 imes 10<sup>17</sup> cm<sup>-3</sup> and a  $T_{\rm p-GaN}$  of 100 nm, the depletion region of the Schottky junction has a width of ~85 nm, which is close to the value (~82 nm) calculated by the one-sided metal-semiconductor junction model [13]. The conduction band at the AlGaN/GaN interface shifts upward with increasing  $n_{\text{hole}}$  or  $T_{\text{p-GaN}}$ , thus leading to a decrease in  $n_{\text{s}}$ [Fig. 1(e)] and an increase in  $V_{\text{TH}}$ . Note that the 100-nm- $T_{p-\text{GaN}}$ p-GaN layer should be fully depleted under certain gate bias [13], where the electric field (E-field) and I. I. rate will be discussed in the section IV.

The desired  $n_{\text{hole}}$  is highly dependent on Mg doping and activation during *p*-GaN growth, where the inevitable atomic out-diffusion associated with Mg dopants could affect the  $V_{\rm TH}$ and  $R_{on}$ . The experimental Mg-depth profiles with different doping concentrations are shown in Fig. 2(a), as measured by secondary ion mass spectrometry (SIMS). The Mg outdiffusion from p-GaN into underlying AlGaN/GaN layer is effectively suppressed as the doping concentration decreases, and the lower doping concentration also contributes to minimizing the Mg spikes that often occur at the initial stage of p-GaN growth due to memory effect of Mg atoms [1]. However, lower Mg doping concentration is accompanied by a decrease in  $n_{\text{hole}}$  due to the limited acceptor ionization rate. By optimizing the p-GaN growth temperature [990 °C, Fig. 2(b)] and Mg activation temperature [850 °C, Fig. 2(c)], a laudable  $n_{\rm hole}$  of ~5×10<sup>17</sup> cm<sup>-3</sup> can be obtained with a Mg doping concentration of ~2.5×1019 cm-3, delivering an acceptor ionization rate of ~2%, which is higher than previously reported results (1%~1.3%) [13], [14]. By further adjusting the p-GaN growth temperature to 920 °C and the activation temperature to 830 °C, a control device (C1-HEMT) with a low  $n_{\text{hole}}$  of  $\sim 3 \times 10^{17}$  cm<sup>-3</sup> can be realized. To enable a comprehensive comparison, another control device (C2-HEMT) with 80-nm  $T_{p-GaN}$  is also fabricated. The p-GaN design parameters for the three types of devices are listed in Table II. These devices are fabricated on a 6-inch process platform, with a detailed process flow illustrated in our



Fig. 4. Transfer curves of the (a) HV<sub>T</sub>-, (b) C1- and (c) C2-HEMTs under pulsed-*I/V* stresses. Extracted  $\Delta V_{TH}$  of three types of devices with different (d)  $V_{G_str}$  and (e)  $t_{G_str}$ . Comparison of (f)  $|\Delta V_T|$  and (g) its degradation rate ( $|\Delta V_T|/V_{T,0}$ ) with the state-of-the-art *p*-GaN HEMTs.

previous work [15]. The fabricated devices feature a gate length (width) of 1.5 µm (90 mm) and a gate-to-source (gateto-drain) distance of 3 µm (19 µm). The extracted sheet resistance ( $R_{\rm sh}$ ) and  $n_{\rm s}$  of the HV<sub>T</sub>-HEMT are 550  $\Omega$ /sq and 3.7 × 10<sup>12</sup> cm<sup>-2</sup>, respectively, while those of the C1-HEMT are (511  $\Omega$ /sq, 5.2 × 10<sup>12</sup> cm<sup>-2</sup>) and the C2-HEMT are (528  $\Omega$ /sq, 4.8 × 10<sup>12</sup> cm<sup>-2</sup>). Accordingly,  $R_{\rm sh}$  and  $n_{\rm s}$  for HV<sub>T</sub>-HEMT did not degrade significantly, which should be attributed to the effectiveness of *p*-GaN gate engineering via Mg doping and activation. Fig. 2(d) shows the  $R_{\rm sh}$ - $V_{\rm TH}$  comparison between HV<sub>T</sub>-HEMT and the reported results [1]-[6].

# B. Gate Breakdown and Static I-V Characteristics

Fig. 3(a) and (b) shows the DC transfer and gate breakdown characteristics of the three types of devices, respectively. Apparently, the HV<sub>T</sub>-HEMT exhibits a high  $V_{\text{TH}}$ of 3.0 V at a drain current ( $I_D$ ) of 10  $\mu$ A/mm (3.4 V by linear extrapolation) [4], which is higher than that of C1-HEMT (1.5 V) and C2-HEMT (1.7 V). The gate breakdown voltages ( $V_{G}$ - $_{\rm BV}$ ) of HV<sub>T</sub>-, C1- and C2-HEMTs are 10.7, 11.6 and 9.3 V respectively. Meanwhile, with temperature increasing from 25 to 150 °C, the  $V_{G-BV}$  of the HV<sub>T</sub>-HEMT increase from 10.7 to 11.4 V, revealing that temperature-dependent I. I. occurs in the *p*-GaN gate due to thermally enhanced phonon scattering. Fig. 3(c) and (d) show the output and OFF-state breakdown characteristics of these devices, respectively. The  $R_{\rm on}$  of the HV<sub>T</sub>- and C1-HEMTs are 14.4 and 11.7 Ω·mm, respectively, while that of C2-HEMT is 13.3 Ω·mm. And similar breakdown voltages (1071~1075 V) are obtained for different devices, where the low gate leakage under reverse blocking condition indicates that the OFF-state leakage current is mainly dominated by the buffer leakage, which is determined by the high-resistance buffer epitaxy material and process [16].



Fig. 5. (a), (b) Temperature-dependent  $\Delta V_{TH}$  evolution under 1 ~ 1000 s PBTI stress, and (c), (d) subsequent 1 ~ 3000 s recovery.



Fig. 6. (a), (b) Temperature-dependent  $\Delta V_{TH}$  evolution under 1 ~ 1000 s NBTI stress, and (c), (d) subsequent 1 ~ 3000 s recovery.

## III. VTH STABILITY CHARACTERIZATIONS

To comprehensively evaluate the  $V_{TH}$  stability of the devices, both pulsed-*I/V* and BTI stress tests have been conducted by a B1505 power device analyzer, with the high-current source measurement unit (HCSMU) applied on the drain and the medium-current source measurement unit (MCSMU) applied on the gate and source.

## A. VTH Stability in Pulsed-I/V Characterizations

The schematic waveforms of the pulsed-I/V test are illustrated in Fig. 4(a), including gate stress phase and subsequent transfer characteristic measurement phase. During the stress phase, constant-voltage gate bias ( $V_{G\_str}$ ) is applied to the device with source and drain terminals tied to the ground. After a certain time ( $t_{G\_str}$ ) of gate bias with fixed sense delay time of 100 µs, the  $V_{TH}$  of the device is extracted by executing the  $I_D$ - $V_G$  measurements with a  $V_{DS}$  of 0.1 V. This low  $V_{DS}$  could rule out the possible trapping effect induced by the drain-applied stress [8].

Fig. 4(a), (b) and (c) shows the pulsed-*I/V* characteristics of  $V_{\text{TH}}$  for the HV<sub>T</sub>-, C1- and C2-HEMTs with  $t_{\text{G_str}}$  of 10 ms and various  $V_{\text{G_str}}$  from 0 to 7 V, respectively. The HV<sub>T</sub>-HEMT shows a slight  $V_{\text{TH}}$  shift in the entire measured gate bias range, which is significantly different from the C1-HEMT with a large positive  $V_{\text{TH}}$  shift and the C2-HEMT with a high negative  $V_{\text{TH}}$  shift [10]. The corresponding  $V_{\text{TH}}$  shift values ( $\Delta V_{\text{THS}}$ ) extracted from the pulsed-*I/V* curves are shown in Fig. 4(d). The  $\Delta V_{\text{TH}}$  measured from the HV<sub>T</sub>-HEMT is almost independent of  $V_{\text{G_str}}$ , whereas that of C1-HEMT keeps shifting positively over the bias range from 0 to 6 V. This biasinduced positive  $\Delta V_{\text{TH}}$  behavior of the C1-HEMT is consistent

| TABLE III   COMPARISON OF VTH STABILITY OF P-GAN HEMTS UNDER BTI STRESS |              |                                 |                                                        |                                 |                                                     |
|-------------------------------------------------------------------------|--------------|---------------------------------|--------------------------------------------------------|---------------------------------|-----------------------------------------------------|
| Devices                                                                 | Tem.<br>(°C) | $ \Delta V_{\rm TH} $<br>(PBTI) | $ \Delta V_{\mathrm{TH}} /V_{\mathrm{TH,0}}$<br>(PBTI) | $ \Delta V_{\rm TH} $<br>(NBTI) | $ \Delta V_{\mathrm{TH}} /V_{\mathrm{TH,0}}$ (NBTI) |
| HV <sub>T</sub> -HEMT<br>(This work)                                    | 25           | 0.21                            | 7%                                                     | 0.10                            | 3%                                                  |
|                                                                         | 150          | 0.09                            | 3%                                                     | 0.24                            | 8%                                                  |
| C1-HEMT<br>(This work)                                                  | 25           | 0.32                            | 21%                                                    | 0.28                            | 19%                                                 |
|                                                                         | 150          | 0.34                            | 23%                                                    | 0.67                            | 45%                                                 |
| Ref. [8] <sup>2022</sup>                                                | 25           | 0.23                            | 11%                                                    | N/A                             | N/A                                                 |
|                                                                         | 50           | 0.16                            | 8%                                                     | N/A                             | N/A                                                 |
| Ref. [18] <sup>2022</sup>                                               | 20           | N/A                             | N/A                                                    | 0.22                            | 18%                                                 |
|                                                                         | 30           | N/A                             | N/A                                                    | 0.40                            | 33%                                                 |

All BTI values are extracted at a stress time of 1000 s and a stress voltage of 6 ~ 7 V (PBTI) / -2 V (NBTI).

with previously reported results [8], which have been identified as electron trapping-related physical mechanisms, e.g. trapping in AlGaN/GaN interface or depleted p-GaN region [17]. With  $V_{G_{str}}$  further increasing from 6 to 7 V, the dependence of the  $\Delta V_{\text{TH}}$  on  $V_{\text{G_str}}$  changes from the positive to negative (i.e. V<sub>TH</sub> shows less positive shift), which is generally believed to be caused by hole accumulation at the p-GaN/AlGaN interface, hole trapping in the AlGaN layer, hole recombination with the electron and de-trapping of electrons [8]. The competition mechanism between electron and hole dynamics is responsible for the instability of  $V_{\rm TH}$ , and the apparent positive V<sub>TH</sub> shift in C1-HEMT implies that the electron trapping effect is more dominant under various pulsed  $V_{G_{str}}$  [Fig. 4(d)] and  $t_{G_{str}}$  [Fig. 4(e)] conditions. Differently, the V<sub>TH</sub> of C2-HEMTs shifts negatively, revealing a holedominated  $V_{\text{TH}}$  shifting mechanism [10].

Notably, the HV<sub>T</sub>-HEMT exhibits robust  $V_{\text{TH}}$  stability under various stress conditions [Fig. 4(d) and (e)]. With a high  $V_{\text{G\_str}}$  of 7 V and a  $t_{\text{G\_str}}$  of 10 ms, the device shows an extremely small  $V_{\text{TH}}$  degradation rate ( $|\Delta V_{\text{TH}}|/V_{\text{TH},0}$ ) of 0.4%, which is much lower than that in the state-of-the-art *p*-GaN HEMTs [Fig. 4(f) and (g)] [10]-[17]. To our knowledge, this is the first demonstration of the High- $V_{\text{TH}}$  *p*-gate HEMT with superior  $V_{\text{TH}}$  stability suitable for power applications.

# B. VTH Stability in BTI Characterizations

To gain further insight into the  $V_{\rm TH}$  evolution of the device under gate bias stress, long-term BTI tests with a typical measure-stress-measure sequence (including gate stress and recovery phases) have been conducted. Fig. 5(a) and (b) show the  $\Delta V_{\text{TH}}$  values of the HV<sub>T</sub>- and C1-HEMTs measured with positive BTI (PBTI) stress time from 1 to 1000 s and temperatures from 25 to 150 °C at a high stress voltage of 7 V. For different test temperatures, it is found that all  $\Delta V_{\text{THS}}$  reach saturation within hundreds of seconds [8], after which the  $V_{\rm TH}$ shows less negative shift (i.e.  $|\Delta V_{\text{TH}}|$  decreases) with increasing temperature. The  $V_{\rm TH}$  shift behavior is more prominent under long-term PBTI stress conditions, suggesting that carrier dynamics are affected by prolonged stress duration. On the other hand, a negative gate bias of -2 V is chosen as the stress voltage for negative BTI (NBTI) tests, since  $-1 \sim -3$  V is usually used to suppress gate ringing in high frequency switching applications. Fig. 6 shows the temperaturedependent NBTI characteristics of the HV<sub>T</sub>- and C1-HEMTs.



Fig. 7. (a) The simulated *E*-field distribution in the gate stack region of three types of devices, and (b) the corresponding I. I. rate.

Note that the Schottky junction in the gate stack is forward biased when negative bias is applied to the gate [18]. At 25 °C, the  $V_{\text{TH}}$  of the device first shifts negatively, and then shifts from negative to positive with temperature varying from 25 to 150 °C. The long-term negative bias stress combined with the high temperature is expected to lower the energy barrier between *p*-GaN and AlGaN layers [18], [19]. Resultantly, the electrons could "spill-over" from the 2DEG channel to the *p*-GaN layer and interact with holes, presenting an increased positive  $V_{\text{TH}}$  shift. Such electron-injection-induced positive  $V_{\text{TH}}$  degradation behavior is more severe for C1-HEMT, as shown in Fig. 6(b).

In summary, the HV<sub>T</sub>-HEMT exhibits more stable  $V_{\text{TH}}$  characteristics than C1-HEMT under BTI stresses (Fig. 5 and 6). Whereas the C2-HEMT exhibits a severe negative  $V_{\text{TH}}$  shift (not shown here), being similar with the results observed from pulsed-*I/V* stresses. The comparison of the BTI characteristics of the HV<sub>T</sub>-HEMT with the best prior reports is summarized in Table III. Even at 150 °C, the  $V_{\text{TH}}$  degradation rate under PBTI and NBTI stresses are only 3% and 8%. It is worth noting that these notable results are obtained under the BTI measurement conditions with time constants higher than 1 s [8], while under lower transient measurement conditions devices may exhibit evident  $V_{\text{TH}}$  shifts [11].

#### IV. MECHANISMS OF VTH STABILITY

Compared with the C1- and C2-HEMTs,  $HV_T$ -HEMT exhibits superior  $V_{TH}$  stability. To reveal the physical mechanisms involved in  $V_{TH}$  shifts, *E*-field and I. I. simulations, DLTS experiments and gate leakage measurements have been carried out.

# A. Hole generation induced by impact ionization

It has been proved that in the OFF-state drain breakdown events [20], with a certain E-field, I. I.-induced holes generation can effectively counteract electron trapping, thereby affecting the shift of electrical parameters. In this work, under a certain forward gate bias, the thin p-GaN in the gate stack is fully depleted due to the limited hole concentration caused by the low acceptor ionization rate. As a result, the peak E-field for gate breakdown within p-GaN is much lower than critical breakdown E-field of GaN (3.3 MV/cm), such as ~1.4 MV/cm as reported by Wu et al. [13]. In fact, the partial depletion of p-GaN with a high peak E-field can only be achieved with the extremely high active Mg concentrations (i.e.,  $n_{\text{hole}} > 10^{18} \text{ cm}^{-3}$ ) [19], while the current  $n_{\text{holes}}$  are mostly in the range of  $10^{16} \sim 10^{17} \text{ cm}^{-3}$  [14]. With increasing forward gate bias, the peak E-field within p-GaN is gradually enhanced (although the value is still below 3.4



Fig. 8. Schematic band diagram along the gate stack of HVT-HEMT with hole-assisted  $V_{TH}$  modulation process via impact ionization.

MV/cm), accompanied by the evolution of impact ionization. Specifically, the electrons in the channel could be emitted over the AlGaN barrier and injected into the p-GaN under a certain forward gate bias. The electrons transferred to p-GaN can be accelerated by the *E*-field in the depletion region, leading to the initiation of impact ionization. It has been reported that the I. I. within *p*-GaN is the most intense under gate breakdown transient, and a clear luminescence is observed due to the recombination of I. I.-produced electron-hole pairs [13]. For HV<sub>T</sub>-HEMTs, the extracted I. I. rate and peak E-field are  $10^9$ cm<sup>-3</sup>s<sup>-1</sup> and 1.22 MV/cm (Fig. 7), respectively, both of which are higher than that in C1-HEMTs (10<sup>3</sup> cm<sup>-3</sup>s<sup>-1</sup>, 1.04 MV/cm). The relatively higher I.I. rate in HV<sub>T</sub>-HEMT is believed to induce a certain amount of electron-hole pairs within p-GaN. For these carriers, electrons are bound to be swept away towards the forward-biased gate, while holes in the valence band drift towards the AlGaN layer [11]. The generated holes, on one hand, could assist the trapped electrons in the depleted *p*-GaN region and AlGaN layer de-trapping [21]. On the other hand, holes will accumulate at the p-GaN/AlGaN interface due to the band offset between the valence bands of p-GaN and AlGaN. Meanwhile, the holes can also recombine with electrons injected from the channel. Consequently, the enhanced hole-assisted electron de-trapping, hole accumulation/trapping and hole-electron recombination could effectively alleviate the  $V_{\rm TH}$  shift caused by the electron trapping effect (Fig. 8). As noticeable, although the I. I. rate achieved in the HV<sub>T</sub>-HEMT is not as high as that in the C2-HEMT ( $\sim 10^{13}$  cm<sup>-3</sup>s<sup>-1</sup>), it is the most satisfactory result here. The excessive I. I. could lead to a large amount of holes generation and result in hole-dominated  $V_{\rm TH}$  instability. Indeed, the C2-HMET exhibits an evident negative  $V_{\text{TH}}$  shift under gate stress [Fig. 4(d) and (e)]. Therefore, a moderate I. I. is highly desired, which contributes to relatively balanced charge distribution in the gate stack and sustains  $V_{\text{TH}}$  stability.

The positive temperature-dependent gate breakdown characteristics of the HV<sub>T</sub>-HEMT reveal the drastic I. I. under breakdown transient, resulting in a sharp increase in gate leakage [Fig. 3(b)]. Correspondingly, the extracted *E*-field at 25 °C is 1.62 MV/cm, corresponding to a I. I. rate of  $10^{17}$  cm<sup>-3</sup>s<sup>-1</sup>. Such high I. I. rate indicates a high level of hole generation and carrier recombination. Furthermore, the positive temperature coefficients of *V*<sub>G-BV</sub> are 5.6 mV/°C and 14.0 mV/°C for HV<sub>T</sub>- and C2-HEMT, respectively. The higher positive temperature coefficient of C2-HEMT implies more severe phonon scattering and I. I., which is confirmed by simulations. The gate breakdown that occurs in fully depleted *p*-GaN may be due to the presence of Mg spikes on the upper surface of *p*-GaN, resulting in an enhanced local *E*-field at the



Fig. 9. Temperature-dependent DLTS spectra of p-i-n gate stack with detected (a) electron and (b) hole traps, and the corresponding trap levels, concentrations and capture cross sections are shown in (c) and (d), respectively. (e) Gate leakage characteristics of  $HV_T$ -HEMT.

Schottky junction under breakdown transient and thus affecting the breakdown ruggedness of the gate stack.

In addition, long-term BTI stress experiments show that the  $V_{\text{TH}}$  stability is not only affected by high temperature but also by prolonged stress duration [19]. Under BTI conditions, more energetic electrons in the 2DEG channel can overcome the AlGaN barrier and flow toward the gate [8]. Consequently, the hole-induced  $V_{\text{TH}}$  shift due to temperature/durationdependent I. I. is in turn compensated by the enhanced electron trapping [Fig. 5 (a) and 6 (a)].

# B. Trap extraction and analysis

Further investigation of trap properties in the gate stack of the HV<sub>T</sub>-HEMT, especially deep level traps, can be revealed by employing DLTS measurements using a lock-in amplifier technique [22]. The DLTS signal detection is based on monitoring the capacitance changes ( $\Delta C$ ) induced by the temperature-dependent de-trapping (i.e., emission of carriers) of trap states within the space charge region of a reversebiased junction. To investigate the Mg out-diffusion into the underlying layer and monitor the DLTS signal of the reversebiased p-GaN/AlGaN/GaN (p-i-n) heterojunction, test samples with p-i-n structure (i.e., with Ni/Au ohmic gate contact) are prepared using the same p-GaN growth process as mentioned above. The measurement gate bias  $(V_R)$  is 0/-5 V with a pulse width  $(t_p)$  of 0.02 ms, while reverse filling pulse bias  $(V_p)$  is 4/4.5 V, and scanning temperature range is 80~450 K with a heating rate of 100 mK/s. Fig. 9(a) and (b) show the DLTS signals of electron trap and hole traps of the p-i-n heterojunction, respectively, where positive peaks related to hole traps can be clearly observed without fitting the data. Based on the DLTS spectra, two hole traps labeled as  $H_{T1}$ ,  $H_{T2}$ with an activation energy  $(E_A)$  of 0.82 eV and 0.30 eV, and one electron trap labeled as  $E_{\rm T}$  with an activation energy of 0.85 eV are deduced from the slopes of Arrhenius plot [22], and the corresponding trap concentration  $(N_{\rm T})$  and capture cross sections ( $\sigma$ ) are also extracted from the plot of Ln ( $t \cdot T^2$ )) versus 1000/T [Fig. 9(c) and (d)]. The traps should be located

within AlGaN and/or GaN channel of the p-i-n heterojunction and deserves further investigation. Similar electron trap  $(E_{\rm T})$ and hole shallow-level trap  $(H_{T2})$  are detected in C1-HEMT, which have also been observed in low- $V_{\text{TH}}$  p-GaN HEMTs in previous work [23]. However, the deep-level hole trap  $(H_{T1})$ obtained here in the gate stacks of HV<sub>T</sub>- and C2-HEMTs has not been reported. The deep-level hole trap should be attributed to atom substitution/displacement caused by Mg out-diffusion during gate stack growth, resulting in donor-like Mg<sub>Ga</sub> (gallium-site Mg) vacancies and related complexes (e.g.  $Mg_{Ga}-V_N$  complexes) [24], [25]. Together with the shallowlevel hole traps observed in HV<sub>T</sub>-HEMT, the capture of holes by trap states is more prominent under gate bias stress. As a result, the positive  $V_{\rm TH}$  shift induced by electron trapping is most likely mitigated by the negative  $V_{\text{TH}}$  shift caused by hole trapping. Very recently, the hole-trapping assisted  $V_{\rm TH}$ compensation mechanism has also been reported in p-n junction/AlGaN/GaN gate stack with specific interdiffusion region [8]. Note here that the trapping effects induced by Mg out-diffusion do not lead to permanent degradation of gate characteristics [26], which can be confirmed by gate leakage tests. The gate leakage current of the device decreased slightly under 7 V/1000 s BTI stress, probably due to the trap filling effect, and then returned to the initial value in the subsequent recovery duration [see Fig. 9(e)].

## V. CONCLUSION

With the advantageous *p*-GaN gate engineering technique, the robust gate-bias-dependent  $V_{\text{TH}}$  stability has been demonstrated in the high- $V_{\text{TH}}$  *p*-GaN HEMTs. In particular, the  $V_{\text{TH}}$  degradation rates of the devices under pulsed-*I/V* and BTI stress are only 0.4% and 8%, respectively. These results present the notable potentials of the high- $V_{\text{TH}}$  *p*-GaN HEMTs with improved  $V_{\text{TH}}$  characteristics for high-voltage and hightemperature power switching applications.

#### REFERENCES

- G. Zhou *et al.*, "p-GaN Gate HEMTs With 10.6 V Maximum Gate Drive Voltages by Mg Doping Engineering," *IEEE Trans. Electron Devices*, vol. 69, no. 5, pp. 2282-2286, Mar. 2022, doi: 10.1109/ted.2022.3157569.
- [2] G. Zhou *et al.*, "Determination of the Gate Breakdown Mechanisms in p-GaN Gate HEMTs by Multiple-Gate-Sweep Measurements," *IEEE Trans. Electron Devices*, vol. 68, no. 4, pp. 1518-1523, Jan. 2021, doi: 10.1109/ted.2021.3057007.
- [3] B. Shankar, A. Soni, H. Chandrasekar, S. Raghavan, and M. Shrivastava, "First observations on the trap-induced avalanche instability and safe operating area concerns in AlGaN/GaN HEMTs," *IEEE Trans. Electron Devices*, vol. 66, no. 8, pp. 3433-3440, Jun. 2019, doi: 10.1109/ted.2019.2919491.
- [4] L. Zhang, Z. Zheng, S. Yang, W. Song, J. He, and K. J. Chen, "p-GaN Gate HEMT with Surface Reinforcement for Enhanced Gate Reliability," *IEEE Electron Device Lett.*, vol. 42, no. 1, pp. 22-25, Jan. 2021, doi: 10.1109/led.2020.3037186.
- [5] M. Ge et al., "Gate Reliability of p-GaN Gate AlGaN/GaN High Electron Mobility Transistors," *IEEE Electron Device Lett.*, vol. 40, no. 3, pp. 379-382, Mar. 2019, doi: 10.1109/led.2019.2893290.
- [6] N. E. Posthuma et al., "An Industry-Ready 200 mm p-GaN E-mode GaN-on-Si power Technology," in Proc. IEEE Int. Symp. Power Semicond. Devices IC's, May 2018, pp. 284-287, doi: 10.1109/ISPSD.2018.8393658.
- [7] B. Shankar, A. Soni, S. Raghavan, and M. Shrivastava, "Trap-Assisted and Stress Induced Safe Operating Area Limits of AlGaN/GaN

HEMTs," *IEEE Trans. Device Mater. Rel.*, vol. 20, no. 4, pp. 767-774, Oct. 2020, doi: 10.1109/tdmr.2020.3033522.

6

- [8] Z. Jiang, L. Li, C. Wang, J. Zhao, and M. Hua, "Gate-Bias Induced Threshold Voltage (VTH) Instability in P-N Junction/AlGaN/GaN HEMT," *IEEE Trans. Electron Devices*, pp. 1-6, Jul. 2022, doi: 10.1109/ted.2022.3177397.
- [9] N. E. Posthuma et al., "Impact of Mg out-diffusion and activation on the p-GaN gate HEMT device performance," in *Proc. IEEE Int. Symp. Power Semicond. Devices IC's*, Jun. 2016, pp. 95-98, doi: 10.1109/ISPSD.2016.7520786.
- [10] J. He, G. Tang, and K. J. Chen, "V<sub>TH</sub> Instability of p-GaN Gate HEMTs under Static and Dynamic Gate Stress," *IEEE Electron Device Lett.*, vol. 39, no. 10, pp. 1576-1579, Aug. 2018, doi: 10.1109/led.2018.2867938.
- [11] X. Li *et al.*, "Observation of Dynamic V<sub>TH</sub> of p-GaN Gate HEMTs by Fast Sweeping Characterization," *IEEE Electron Device Lett.*, vol. 41, no. 4, pp. 577-580, Feb. 2020, doi: 10.1109/led.2020.2972971.
- [12] S. Li et al., "Comparison Investigations on Unclamped-Inductive-Switching Behaviors of Power GaN Switching Devices," *IEEE Trans.* on Industrial Electron., vol. 69, no. 5, pp. 5041-5049, May 2021, doi: 10.1109/tie.2021.3076705.
- [13] T.-L. Wu *et al.*, "Forward Bias Gate Breakdown Mechanism in Enhancement-Mode p-GaN Gate AlGaN/GaN High-Electron Mobility Transistors," *IEEE Electron Device Lett.*, vol. 36, no. 10, pp. 1001-1003, Oct. 2015, doi: 10.1109/led.2015.2465137.
- [14] L. Zhang *et al.*, "AlGaN-Channel Gate Injection Transistor on Silicon Substrate With Adjustable 4–7-V Threshold Voltage and 1.3-kV Breakdown Voltage," *IEEE Electron Device Lett.*, vol. 39, no. 7, pp. 1026-1029, May 2018, doi: 10.1109/led.2018.2838542.
- [15] F. Zhou et al., "1.2 kV/25 A Normally off P-N Junction/AlGaN/GaN HEMTs With Nanosecond Switching Characteristics and Robust Overvoltage Capability," *IEEE Trans. Power Electron.*, vol. 37, no. 1, pp. 26-30, Jan. 2022, doi: 10.1109/tpel.2021.3095937.
- [16] A. Soni, K. M. Amogh, and M. Shrivastava, "Design Guidelines and Performance Tradeoffs in Recessed AlGaN/GaN Schottky Barrier Diodes," *IEEE Trans. Electron Devices*, vol. 67, no. 11, pp. 4834-4841, Nov. 2020, doi: 10.1109/ted.2020.3024354.
- [17] X. Tang et al., "Demonstration of Electron/Hole Injections in the Gate of p-GaN/AlGaN/GaN Power Transistors and Their Effect on Device Dynamic Performance," in Proc. IEEE Int. Symp. Power Semicond. Devices IC's, May 2019, pp. 415-418.
- [18] W. Yang and J.-S. Yuan, "Negative-Bias Temperature Instability of p-GaN Gate GaN-on-Si Power Devices," *IEEE Trans. on Device and Materials Reliability*, vol. 22, no. 2, pp. 217-222, Mar. 2022, doi: 10.1109/tdmr.2022.3160396.
- [19] A. N. Tallarico *et al.*, "PBTI in GaN-HEMTs With p-Type Gate: Role of the Aluminum Content on VTH and Underlying Degradation Mechanisms," *IEEE Trans. Electron Devices*, vol. 65, no. 1, pp. 38-44, Jan. 2018, doi: 10.1109/ted.2017.2769167.
- [20] J. P. Kozak, R. Zhang, Q. Song, J. Liu, W. Saito, and Y. Zhang, "True Breakdown Voltage and Overvoltage Margin of GaN Power HEMTs in Hard Switching," *IEEE Electron Device Lett.*, vol. 42, no. 4, pp. 505-508, Mar. 2021, doi: 10.1109/led.2021.3063360.
- [21] A. N. Tallarico, S. Stoffels, N. Posthuma, S. Decoutere, E. Sangiorgi, and C. Fiegna, "Threshold Voltage Instability in GaN HEMTs With p-Type Gate: Mg Doping Compensation," *IEEE Electron Device Lett.*, vol. 40, no. 4, pp. 518-521, Apr. 2019, doi: 10.1109/led.2019.2897911.
- [22] Z. Wang *et al.*, "Majority and Minority Carrier Traps in NiO/β -Ga<sub>2</sub>O<sub>3</sub> p<sup>+</sup>-n Heterojunction Diode," *IEEE Trans. Electron Devices*, pp. 1-7, Jan. 2022, doi: 10.1109/ted.2022.3143491.
- [23] S. Yang et al., "Identification of Trap States in p-GaN Layer of a p-GaN/AIGaN/GaN Power HEMT Structure by Deep-Level Transient Spectroscopy," *IEEE Electron Device Lett.*, vol. 41, no. 5, pp. 685-688, May 2020, doi: 10.1109/led.2020.2980150.
- [24] S. Zeng *et al.*, "Origin of the red luminescence in Mg-doped GaN," *Appl. Phys. Lett.*, vol. 89, no. 2, Jul. Jul. 2006, Art no. 022107, doi: 10.1063/1.2220552.
- [25] Q. Yan, A. Janotti, M. Scheffler, and C. G. Van de Walle, "Role of nitrogen vacancies in the luminescence of Mg-doped GaN," *Appl. Phys. Lett.*, vol. 100, no. 14, Apr. 2012, doi: 10.1063/1.3699009.
- [26] J. T. Chen, M. Y. Hua, J. L. Jiang, J. B. He, J. Wei, and K. J. Chen, "Impact of Hole-Deficiency and Charge Trapping on Threshold Voltage Stability of p-GaN HEMT under Reverse-bias Stress," in *Proc. IEEE Int. Symp. Power Semicond. Devices IC's*, Sep. 2020.